Design and Simulation of an Input Queuing Packet Switch
Abstract
Many Architectures of Internet routers, ATM and Ethernet switches have been proposed and analysed in literature. Theoretically reliable and valid solutions have been developed to achieve high performances, but a lot of them are not feasible in practice for commercial and technological reasons. Few papers develop the implementation and simulation aspects. The objective of this study is the design of a packet switch with a minimum cost and hardware complexity. We propose an input-queuing architecture using a multistage interconnection network and a simple cell selection policy implemented by hardware. The switch is described and simulated using a VHDL language. Performances in terms of throughput and cell loss are evaluated.
DOI: https://doi.org/10.3844/jcssp.2005.296.303
Copyright: © 2005 Azeddine Bilami, Mustapha Lalam and Mohamed Benmohammed. This is an open access article distributed under the terms of the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.
- 3,336 Views
- 2,797 Downloads
- 0 Citations
Download
Keywords
- Routing
- Switch
- Multistage Interconnection Network (MIN)
- Benes Network
- Self Routing
- VHDL